TY - GEN
T1 - A fast bit loading algorithm synchronized with commercial power supply for in-home PLC systems
AU - Honda, Shinya
AU - Umehara, Daisuke
AU - Hayasaki, Taro
AU - Denno, Satoshi
AU - Morikura, Masahiro
PY - 2008/9/12
Y1 - 2008/9/12
N2 - In-home PLC (Power Line Communication) is one of the most attractive in-home networkings. However, there are a lot of technical issues for the realization of PLC with high rate and high reliability. These issues include the influence of frequency selective and linear periodically time-variant (LPTV) channel synchronized with commercial power supply. In particular, we show that some kind of switching power devices impact deep and deterministic time selectivity for power line channels. The combination of OFDM (Orthogonal Frequency Division Multiplexing) and bit loading algorithm is a powerful tool to increase the bit rate or reliability for quasi-static frequency selective channels including power line channels. However, a quick response will be required for the execution of bit loading algorithm since power line channels are synchronized with commercial power supply. In this paper, we propose a fast bit loading algorithm based on the fractional knapsack algorithm to enhance the bit rate under the condition that the transmitted power is constant. Furthermore, we evaluate the achievable bit rate of the proposed algorithm for the SNR over a power line channel and compare it with the achievable bit rate based on water filling theory.
AB - In-home PLC (Power Line Communication) is one of the most attractive in-home networkings. However, there are a lot of technical issues for the realization of PLC with high rate and high reliability. These issues include the influence of frequency selective and linear periodically time-variant (LPTV) channel synchronized with commercial power supply. In particular, we show that some kind of switching power devices impact deep and deterministic time selectivity for power line channels. The combination of OFDM (Orthogonal Frequency Division Multiplexing) and bit loading algorithm is a powerful tool to increase the bit rate or reliability for quasi-static frequency selective channels including power line channels. However, a quick response will be required for the execution of bit loading algorithm since power line channels are synchronized with commercial power supply. In this paper, we propose a fast bit loading algorithm based on the fractional knapsack algorithm to enhance the bit rate under the condition that the transmitted power is constant. Furthermore, we evaluate the achievable bit rate of the proposed algorithm for the SNR over a power line channel and compare it with the achievable bit rate based on water filling theory.
KW - Bit loading algorithm
KW - Fractional knapsack algorithm
KW - LPTV channel
KW - OFDM
KW - Power line communication
KW - Water filling theory
UR - http://www.scopus.com/inward/record.url?scp=51249089475&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=51249089475&partnerID=8YFLogxK
U2 - 10.1109/ISPLC.2008.4510450
DO - 10.1109/ISPLC.2008.4510450
M3 - Conference contribution
AN - SCOPUS:51249089475
SN - 9781424419760
T3 - IEEE ISPLC 2008 - 2008 IEEE International Symposium on Power Line Communications and Its Applications
SP - 336
EP - 341
BT - IEEE ISPLC 2008 - 2008 IEEE International Symposium on Power Line Communications and Its Applications
T2 - 2008 IEEE International Symposium on Power Line Communications and Its Applications, IEEE ISPLC 2008
Y2 - 2 April 2008 through 4 April 2008
ER -