TY - JOUR
T1 - Thin reduced graphene oxide interlayer with a conjugated block copolymer for high performance non-volatile ferroelectric polymer memory
AU - Velusamy, Dhinesh Babu
AU - Kim, Richard Hahnkee
AU - Takaishi, Kazuto
AU - Muto, Tsuyoshi
AU - Hashizume, Daisuke
AU - Lee, Soyoon
AU - Uchiyama, Masanobu
AU - Aoyama, Tetsuya
AU - Ribierre, Jean Charles
AU - Park, Cheolmin
N1 - Funding Information:
This research was supported by the Agency for Defence Development (Grant No. UD110050GD ) and by the National Research Foundation of Korea (NRF) grant funded by the Korea government (MEST) (No. 2014R1A2A1A01005046 ). This research was also supported by the Second Stage of the Brain Korea 21 Project in 2006 and a Korea Science and Engineering Foundation (KOSEF) grant funded by the Ministry of Science and Technology (MEST), Republic of Korea (No. R11-2007-050-03001-0 ).
PY - 2014/11
Y1 - 2014/11
N2 - Polymer ferroelectric-gate field effect transistors (Fe-FETs) employing ferroelectric polymer thin films as gate insulators are highly attractive as a next-generation non-volatile memory. For minimizing gate leakage current of a device which arises from electrically defective ferroelectric polymer layer in particular at low operation voltage, the materials design of interlayers between the ferroelectric insulator and gate electrode is essential. Here, we introduce a new solution-processed interlayer of conductive reduced graphene oxides (rGOs) modified with a conjugated block copolymer, poly(styrene-block- paraphenylene) (PS-b-PPP). A FeFET with a solution-processed p-type oligomeric semiconducting channel and ferroelectric poly(vinylidene fluoride-co- trifluoroethylene) (PVDF-TrFE) insulator exhibited characteristic source-drain current hysteresis arising from ferroelectric polarization switching of a PVDF-TrFE insulator. Our PS-b-PPP modified rGOs (PMrGOs) with conductive moieties embedded in insulating polymer matrix not only significantly reduced the gate leakage current but also efficiently lowered operation voltage of the device. In consequence, the device showed large memory gate voltage window and high ON/OFF source-drain current ratio with excellent data retention and read/write cycle endurance. Furthermore, our PMrGOs interlayers were successfully employed to FeFETs fabricated on mechanically flexible substrates with promising non-volatile memory performance under repetitive bending deformation.
AB - Polymer ferroelectric-gate field effect transistors (Fe-FETs) employing ferroelectric polymer thin films as gate insulators are highly attractive as a next-generation non-volatile memory. For minimizing gate leakage current of a device which arises from electrically defective ferroelectric polymer layer in particular at low operation voltage, the materials design of interlayers between the ferroelectric insulator and gate electrode is essential. Here, we introduce a new solution-processed interlayer of conductive reduced graphene oxides (rGOs) modified with a conjugated block copolymer, poly(styrene-block- paraphenylene) (PS-b-PPP). A FeFET with a solution-processed p-type oligomeric semiconducting channel and ferroelectric poly(vinylidene fluoride-co- trifluoroethylene) (PVDF-TrFE) insulator exhibited characteristic source-drain current hysteresis arising from ferroelectric polarization switching of a PVDF-TrFE insulator. Our PS-b-PPP modified rGOs (PMrGOs) with conductive moieties embedded in insulating polymer matrix not only significantly reduced the gate leakage current but also efficiently lowered operation voltage of the device. In consequence, the device showed large memory gate voltage window and high ON/OFF source-drain current ratio with excellent data retention and read/write cycle endurance. Furthermore, our PMrGOs interlayers were successfully employed to FeFETs fabricated on mechanically flexible substrates with promising non-volatile memory performance under repetitive bending deformation.
KW - Conjugated block copolymer
KW - Ferroelectric polymer
KW - Flexible non-volatile memory
KW - Interlayer
KW - Polymer ferroelectric-gate field effect transistor memory
KW - Reduced graphene oxide
UR - http://www.scopus.com/inward/record.url?scp=84906704668&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=84906704668&partnerID=8YFLogxK
U2 - 10.1016/j.orgel.2014.07.035
DO - 10.1016/j.orgel.2014.07.035
M3 - Article
AN - SCOPUS:84906704668
SN - 1566-1199
VL - 15
SP - 2719
EP - 2727
JO - Organic Electronics
JF - Organic Electronics
IS - 11
ER -