High-performance computing based on high-speed dynamic reconfiguration

研究成果

2 被引用数 (Scopus)

抄録

Currently, demand for implementing all systems including a processor, a peripheral circuit, and a dedicated circuit onto a field programmable gate array (FPGA) is gaining. However, related to the demand, an important issue is that soft-core processors implemented on FPGAs have lower performance than custom processors or FPGA's hard-core processors. Such low performance of soft-core processors on FPGAs is attributable to their look-up table (LUT) and Switching Matrix (SM) architectures. Therefore, under current implementation, such a soft-core processor cannot be used to produce a high-performance system. Instead, a custom processor or an FPGA's hard-core processor must be implemented onto the system along with an FPGA. However, if the FPGA's programmability can be exploited fully, then the performance of soft-core processors and circuits on its programmable gate array can be increased. The key technology is a high-speed dynamic reconfiguration. Therefore, this chapter introduces a new soft-core processor architecture called Mono-Instruction Set Computer (MISC) architecture as high-performance computing based on high-speed dynamic reconfiguration.

本文言語English
ホスト出版物のタイトルHigh-Performance Computing Using FPGAs
出版社Springer New York
ページ605-627
ページ数23
9781461417910
ISBN(電子版)9781461417910
ISBN(印刷版)1461417902, 9781461417903
DOI
出版ステータスPublished - 3月 1 2013
外部発表はい

ASJC Scopus subject areas

  • 工学(全般)

フィンガープリント

「High-performance computing based on high-speed dynamic reconfiguration」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル