TY - CHAP
T1 - High-performance computing based on high-speed dynamic reconfiguration
AU - Watanabe, Minoru
N1 - Publisher Copyright:
© 2013 Springer Science+Business Media, LLC. All rights are reserved.
PY - 2013/3/1
Y1 - 2013/3/1
N2 - Currently, demand for implementing all systems including a processor, a peripheral circuit, and a dedicated circuit onto a field programmable gate array (FPGA) is gaining. However, related to the demand, an important issue is that soft-core processors implemented on FPGAs have lower performance than custom processors or FPGA's hard-core processors. Such low performance of soft-core processors on FPGAs is attributable to their look-up table (LUT) and Switching Matrix (SM) architectures. Therefore, under current implementation, such a soft-core processor cannot be used to produce a high-performance system. Instead, a custom processor or an FPGA's hard-core processor must be implemented onto the system along with an FPGA. However, if the FPGA's programmability can be exploited fully, then the performance of soft-core processors and circuits on its programmable gate array can be increased. The key technology is a high-speed dynamic reconfiguration. Therefore, this chapter introduces a new soft-core processor architecture called Mono-Instruction Set Computer (MISC) architecture as high-performance computing based on high-speed dynamic reconfiguration.
AB - Currently, demand for implementing all systems including a processor, a peripheral circuit, and a dedicated circuit onto a field programmable gate array (FPGA) is gaining. However, related to the demand, an important issue is that soft-core processors implemented on FPGAs have lower performance than custom processors or FPGA's hard-core processors. Such low performance of soft-core processors on FPGAs is attributable to their look-up table (LUT) and Switching Matrix (SM) architectures. Therefore, under current implementation, such a soft-core processor cannot be used to produce a high-performance system. Instead, a custom processor or an FPGA's hard-core processor must be implemented onto the system along with an FPGA. However, if the FPGA's programmability can be exploited fully, then the performance of soft-core processors and circuits on its programmable gate array can be increased. The key technology is a high-speed dynamic reconfiguration. Therefore, this chapter introduces a new soft-core processor architecture called Mono-Instruction Set Computer (MISC) architecture as high-performance computing based on high-speed dynamic reconfiguration.
UR - http://www.scopus.com/inward/record.url?scp=84949179852&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=84949179852&partnerID=8YFLogxK
U2 - 10.1007/978-1-4614-1791-0_20
DO - 10.1007/978-1-4614-1791-0_20
M3 - Chapter
AN - SCOPUS:84949179852
SN - 1461417902
SN - 9781461417903
VL - 9781461417910
SP - 605
EP - 627
BT - High-Performance Computing Using FPGAs
PB - Springer New York
ER -